# A NUMERICAL SIMULATION OF HOT-CARRIER INDUCED DEVICE DEGRADATION

## Shinji ODANAKA and Akira HIROKI

Semiconductor Research Center Matsushita Electric Industrial Co. Moriguchi, Osaka 570

#### Introduction

For radical designs the hot-carrier reliability is an important issue. This creates the need for the numerical simulation of hot-carrier induced degradation. From a design point of view, the goal of the degradation simulation will be the hot-carrier aging simulation for the prediction of device lifetime. This simulation requires a complicated set of physical models, which includes the hot-carrier transport in silicon, emission process, carrier behavior in the oxide, carrier trapping, and charged interface state generation. An advanced simulation technique is also needed to obtain a self-consistent solution of the degradation under stress. Recently, several approaches are proposed [1] - [3].

This paper describes a numerical simulation of hot-carrier induced degradation under dc stress. The physical model used here and simulation results are discussed with emphasis on the degradation behavior of the buried p-MOSFET's.

## Hot-Carrier Reliability of Buried p-MOSFETs

In buried p-MOSFET's, the substrate current is not a good monitor to investigate hotcarrier reliability. Fig. 1 (a) and (b) shows the substrate current  $I_{SUB}$  and the threshold voltage shift  $\Delta V_{th}$  in buried p-MOSFETs with different gate-oxide thicknesses. As the gateoxide thickness is decreased, the substrate current is increased in the wide range of the gate voltage. However, the threshold voltage shift is improved with increase of the substrate current. A significant improvement of degradation is obtained for a very thin gate oxide of 7 nm. Such correlation between  $I_{SUB}$  and  $\Delta V_{th}$  is also found in the dependence of degradation on the n-well doping profile. Fig. 2 shows the threshold voltage shift versus stress gate voltage characteristics for p-MOSFETs in conventional and retrograde n-wells. The results are also compared with the measured substrate current. The substrate current for the retrograde n-well is increased by a factor of 3.0 at  $V_G = -1.0$  V. There is no significant difference of degradation in the two devices. In the low stress gate voltage region ( $|V_G| \le 1.5$  V), the device degradation for the retrograde n-well is less than that for the conventional n-well. Thus the hot-carrier reliability exhibits complicated behaviors for the fundamental scaling factors such as substrate doping profile and gate-oxide thickness.

#### Model of Hot-Carrier Induced Device Degradation

The degradation model is developed on the basis of the SMART-II program [4]. The model consists of the calculations of electron temperature distributions in the inhomogeneus field, emission process, carrier behavior in the oxide, and electron trapping. For surface n-MOSFET degradation, the model further requires interface state generation [5] and mobility degradation effect [6]. A self-consistent degradation model is shown in Fig. 3. In this case, the degradation behavior is calculated by an iteration of the steady-state simulations as a function of stress time. The degradation of electrical characteristics is checked at the given stress time.

The electron temperature  $T_n$  is obtained by a numerical integration along the pseudodriving force  $E_s$ .

$$T_{n} = T_{L} + \frac{2q}{5k} \int_{0}^{\infty} E_{s}(s-u) \exp\left(-\frac{3u}{5t \cdot v_{s}}\right) du.$$
(1)

$$E_{s} = -\nabla \left(\psi + \frac{kT_{L}}{q}\ln\left(n/n_{i}\right)\right)$$
(2)

where  $\psi$  is the potential, n is the electron density. k is Boltzmann constant, and q is the electronic charge.  $\tau \cdot v_s$  is 13 nm. Using the value of electron temperature, Richardson's thermal emission model further allows the calculation of injected electrons. The rate of electron trapping can be described by the equation.

$$\frac{dN(x,t)}{dt} = \frac{\sigma}{q} J_{ox}(x,t) \cdot (N_0 - N(x,t)). \tag{3}$$

where N(x, t) represents the trapped electron density at the point x.  $J_{ox}$  (x, t) is the injected electron density.  $\sigma$  is capture cross section, which is assumed to be  $1.0 \times 10^{-16}$  cm<sup>-2</sup>. N<sub>0</sub> is the neutral trap density at t=0 taken as  $1.0 \times 10^{19}$  cm<sup>-3</sup>. For a given stress time step  $\Delta t$ , the trap rate equation is written as follows:

$$N(x,t+\Delta t) = N(x,\Delta t) + (N_0 - N(x,t)) \cdot (1 - \exp(-\frac{0}{q}J_{ox}(x,t) \cdot \Delta t)).$$
(4)

The spatial distribution  $N(x, t+\Delta t)$  is implemented into the device equations for the next time step. The trapped charges change the electric field in silicon and induce a channel shortening effect [7]. So, an appropriate choice of grid points in the channel is required to minimize the discretization error introduced by the stress time dependent simulation. There were 6 time steps during  $10^3$  seconds of stress.

#### Results

The model reveals the gate-oxide thickness dependence of hot-carrier induced degradation. Fig. 4 shows stress time dependence of the threshold voltage shift for 7 nm, 12 nm, and 20 nm gate-oxide devices. The thick gate oxide accelerates the degradation of the threshold voltage during stress and the 7nm gate-oxide provides a very small degradation. It is found that the hot-carrier aging simulation gives a good result for this degradation behavior. This mechanism is explained by the dynamics of the electron heating process during stress and the corresponding position of trapped electrons. The simulated spatial profiles of trapped charge are shown in Fig. 5 (a) - (c). Most of electrons in the thin gate-oxide device are trapped in the oxide above the drain region because the potential is strongly bent at the surface near the drain. The charges have little impact on the device degradation. In the case of 20 nm gate-oxide device, the trapped charge profile spreads into the direction of the channel during stress and hence the degradation is enhanced.

Moreover, the model is effective in understanding of the almost identical degradation between the p-MOSFET's in the conventional and retrograde n-wells. Fig. 6 (a) and (b) shows the potential distributions and electron densities before stress, and the electron temperature distributions along the surface during stress, for two devices, respectively. It is confirmed that there is no significant difference of stress time dependent electron energy even with high avalanche generation of electrons in the retrograde n-well. This is consistent with the experimental result of Fig. 2. As shown in the avalanched electron flow, a spill over effect of avalanched electrons [8] induces the high hot-electron resistance in the retrograde n-well.

#### Conclusions

A numerical simulation of hot-carrier induced degradation of buried p-MOSFET's has been demonstrated. The model allows the hot-carrier aging simulation of buried p-MOSFETs under dc stress. The gate-oxide thickness dependence of degradation and a new mcchanism of hot-electron resistance in the retrograde n-well have been clarified by the numerical simulations.

## Acknowledement

The authors wish to thank Dr. T. Takemoto and Y. Terui for their encouragement. They also wish to thank K. Kurimoto for his device fabrication and useful discussions.

## References

- [1] W. Hänsch et al., IEEE Electron Device Letters, Vol. 11, pp. 362-364, Sept. 1990.
- [2]S. Odanaka et al., in IEDM Tech. Dig., pp. 565-568, Dec. 1990.
- [3]S. Sugino et al., in IEDM Tech. Dig., pp. 459-462, Dec. 1990.
- [4]S. Odanaka et al., to be published IEEE Trans. on CAD, Apr. 1991.

[5] A. Hiroki et al., IEEE Trans. Elec. Devices, Vol. 35, pp. 1487-1493, Sept. 1988. [6]K. R. Hofmann et. al., IEEE Trans. Elec. Devices, Vol. ED-32, pp. 691-699, Mar. 1985. [7] M. Koyanagi et al., IEEE Trans. on Elec. Devices., pp. 839-844, 1987. [8]S. Odanaka et al., to be published in IEEE Electron Device Letters, May 1991. 10<sup>-5</sup> 120 THRESHOLD VOLTAGE SHIFT (mV) L = 1.1 um W = 10um VD = -6.0 vSTRESS VD=-6.0V L=1.1um SUBSTRATE CURRENT (A) W=10um TIME=1000 sec 100 10<sup>-6</sup> 80 10<sup>-7</sup> Tox = 7nm60 Tox = 12nm 10<sup>-8</sup> Tox = 20nm Tox=20nm 40 Tox=12nm 10<sup>-9</sup> 20 Tox= 7nm n 1.5 2.0 2.5 **10**<sup>-1</sup> 0.5 1.0 3.0 1 2 3 4 5 6 7 0 STRESS GATE VOLTAGE (V) GATE VOLTAGE (V) (b) (a)

Fig. 1 (a) Substrate current and (b) threshold voltage shift for buried p-MOSFET's with 7 nm, 12 nm, and 20 nm gate-oxide thicknesses. The devices have a conventional  $BF_2$  single drain. The effective channel length is 0.7 µm.



Fig. 2 Substrate current and threshold voltage shift for buried p-MOSFET's in conventional and retrograde n-wells. The devices have gate oxide thickness of 12 nm and sidewall spacers of  $0.2 \,\mu$ m. The physical gate length is  $0.7 \,\mu$ m.

Fig. 3 Flow chart for a self-consistent degradation model.



voltage shift for 7 nm, 12 nm, and 20 nm gateoxide devices. The simulations are compared with the experimental data.



Fig. 5 Simulated spatial profiles of trapped charge. (a) 20 nm. (b) 12 nm. (c) 7 nm.



Fig. 6 Simulated results of avalanched electron distributions ( solid lines ), potential distributions (dashed lines), and stress time dependent electron temperature distributions. (a) Retrograde n-well. (b) Conventional n-well. The electron paths are also indicated by arrows.