\$ SUPER

Contents lists available at ScienceDirect

## Solid State Electronics

journal homepage: www.elsevier.com/locate/sse





# About electron transport and spin control in semiconductor devices

Siegfried Selberherr a,\*, Viktor Sverdlov a,b

- <sup>a</sup> Institute for Microelectronics, TU Wien, Guβhausstraße 27-29, A-1040 Wien, Austria
- b Christian Doppler Laboratory for Nonvolatile Magnetoresistive Memory and Logic at the Institute for Microelectronics, TU Wien, Gußhausstraße 27-29, A-1040 Wien, Austria

#### ARTICLE INFO

The review of this paper was arranged by "Francisco Gamiz"

Keywords:
Charge and spin currents
TCAD
Digital spintronics
SpinFET
SpinMOSFET
STT-MRAM
SOT-MRAM

#### ABSTRACT

As the scaling of CMOS-based technology displays signs of an imminent saturation, employing the second intrinsic electron characteristics – the electron spin – is attractive to further boost the performance of integrated circuits and to introduce new computational paradigms. A single electron spin forms a qubit and is suitable for quantum applications. In digital applications, the spin promises to offer an additional functionality to charge-based CMOS circuitry. Recently, spin injection into a semiconductor and spin manipulation by the gate voltage were successfully demonstrated providing a vision that devices using spin in addition to charge may appear in significant numbers on the market in the non-distant future.

On the memory side, the nonvolatile CMOS-compatible spin-transfer torque (STT) and the spin-orbit torque (SOT) magnetoresistive random access memories (MRAMs) are already competing with flash memory and SRAM for embedded applications. A combination of nonvolatile elements with CMOS circuitry allows to shift the data processing into the nonvolatile segment, paving the way for a novel low power computational paradigm based on logic-in-memory and in-memory computing architectures.

To model MRAM, we innovatively extend the spin and charge transport equations to multi-layered structures consisting of normal and ferromagnetic metal layers separated by tunnel barriers. We validate our approach by modeling the magnetization dynamics in ultra-scaled MRAM cells.

#### 1. Introduction

Continuous miniaturization of metal—oxidesemiconductor field effect transistors (MOSFETs) is one of the main drivers ensuring the impressive increase in speed, performance, density, and complexity of modern integrated circuits. Numerous outstanding technological challenges have been resolved on the exciting journey of continuous transistor downscaling. At all stages, accurate TCAD tools were paramount to predict the device functionalities, to optimize the parameters, and to obtain the best performance. To describe the electron transport, the drift—diffusion model enjoyed a remarkable success at earlier stages of MOSFETs modeling due to its relative simplicity, numerical robustness, and the ability to perform two- and three-dimensional simulations on large unstructured meshes [1].

Since the 90 nm technology node, strain as a MOSFET channel mobility booster was introduced [2]. This allowed improving the oncurrent while maintaining other characteristics including the off-current unchanged. To improve the on-current in *n*-silicon channels, tensile capping layers are used. In *p*-channels compressive capping

layers are complemented by epitaxially re-grown SiGe source and drain enhancing strain [2]. The simulation tools incorporated corresponding strain-enhanced mobility models which were carefully tailored with the help of accurate band structure calculations of strained Si [3].

To proceed to the 45 nm CMOS technology node, the electrostatic channel control was improved by replacing the native  $SiO_2$  gate oxide with a high permittivity  $HfO_2$  dielectric and metal gates [4]. The use of  $HfO_2$  allowed to maintain the physical gate oxide sufficiently thick to suppress parasitic tunneling leakage currents. However, to preserve a good electrostatic channel control at the 22 nm technology node, a new architecture of three-dimensional tri-gate transistors was required [4]. Importantly, the doping of three-dimensional fins became unnecessary as the electron confinement in the channel is geometrical and not due to depletion. This allowed to make the fins taller and thinner, which, in combination with strain and high-k dielectrics/metal gates, allowed to scale the technology down to 14 nm [5] and 10 nm [6]. By introducing pitch splitting, self-aligned patterning, and EUV lithography the transistor miniaturization was continued down to 7 nm feature size [7]. Using full-fledged EUV lithography and high mobility channel FinFETs,

E-mail addresses: selberherr@iue.tuwien.ac.at (S. Selberherr), sverdlov@iue.tuwien.ac.at (V. Sverdlov).

https://doi.org/10.1016/j.sse.2022.108443

<sup>\*</sup> Corresponding author.

the 5 nm technology node provides  $\sim 1.8x$  improvement in logic density, 15 % speed gain, and 30 % power reduction compared to its previous generation [8]. For upcoming technology nodes, gate-all-around devices are optimal candidates. To sustain the high on-current through the transistor, the channel in such devices should contain several nanosheets surrounded by the gates [9].

To model such devices, quantum effects including a confinement must be included [10]. When modeling the transport in ultra-scaled fins with only a few subbands occupied, a full subband method [11] must be applied.

For sufficiently long transistor channels the carrier motion in transport direction can be treated semi-classically, and the use of transport models based on a set of coupled subband Boltzmann transport equations is sufficient [12]. In ultra-scaled MOSFETs, however, the transport becomes ballistic and is determined by several transversal propagating modes in the channel. The channel conductance ceases to depend on the channel length. The supply voltage does not decrease with the channel length [13]. This results in an approximately constant power dissipation of a single MOSFET. The generated heat per area increases rapidly with increasing transistor density, which puts a foreseeable limitation on scaling.

#### 2. Electron spin as a computational degree

As the downscaling of charge-based CMOS devices is approaching its saturation, the electron spin attracts attention as a suitable candidate for complementing or even replacing the electron charge in future microelectronic devices [14–16]. The electron spin can point in any direction on a Bloch sphere. A single spin is suitable to build a qubit. Two or more qubits can be in an entangled state. This state cannot be represented as a direct product of independent qubit states. The entangled state cannot be described by classical mechanics. Therefore, using qubits for quantum information processing is a key for achieving a superiority of a quantum computer over a classical one for certain applications. Singlespin qubits in semiconductors are realized with impurities [17] or quantum dots [18]. The quantum dot technology was recently shown to have a potential towards utilization in a large-scale quantum computer. Three-dimensional silicon quantum chips were demonstrated, in which a precise interlayer alignment is achieved guaranteeing highly accurate manipulation and detection of the spin states [19]. A successful implementation of a quantum computer based on spins requires the capability of efficient spin initiation, coherent manipulation, and reliable read-out [20]. An unprecedented advantage in these fields has been demonstrated with the successful realization of a two-qubit quantum gate [21] and a quantum processor with a fidelity exceeding 99 % [22]. The pressing challenge now is to proceed to a larger computational network of qubits. Employing quantum dots is an attractive option due to their similarity to scaled transistors providing the perspective to integrate spin qubit devices on a 300 mm wafer [23].

Single-spin qubits diamond and SiC demonstrate a spin coherence time of several microseconds even at room temperature [24]. In addition, the electron spins can be coupled to nearby nuclear spins with a long coherence time. Recently, a three-qubit quantum processor [25] as well as a ten-qubit solid-state spin register with a long-time stable quantum memory up to one minute [26] were demonstrated. The technology, however, requires a controllable creation of defects with long-living spin states, which represents a significant challenge in modern semiconductor technology. A recent roadmap on quantum nanotechnologies including spin is available [27].

The stationary spin state is characterized by one of the two possible projections on a given axis defined by a magnetization direction. These two states can be used for digital data processing. The status of spin augmented electron switches as well as spin current enabled magnetoresistive random access memories (MRAM) complemented with our modeling approach is discussed next.

#### 3. SpinFETs and SpinMOSFETs

A spin field-effect transistor (SpinFET) [28] employs the spin polarization to enrich the transistor performance. A SpinFET is composed of a semiconducting channel region sandwiched between ferromagnetic source and drain. The source contact injects spin-polarized electrons in the channel. The drain magnetization is used to detect the spin polarization of the electric current. If the magnetization of the drain is parallel to that of the source the spin-polarized electrons easily escape from the channel to the drain, and the current is large. If the source and drain magnetizations are anti-parallel, the current is small. SpinFET potentially opens a path to a reconfigurable logic [29], spin-based complementary logic devices [30], and muti-gate SpinFET logic [31] Experimentally, a large absolute (but not relative) difference between the two values of the on-currents for parallel and anti-parallel sourcedrain orientations was recently observed in a Si MOSFET at room temperature [32]. It proves that the spin relaxation in silicon at room temperature is sufficiently weak. It can be further suppressed by using stress [33], the technique applied to boost the carrier mobility in Si [2].

When the current flows a ferromagnetic metal, the supply of both spin-up and spin-down electrons in the semiconductor is overwhelmingly high. Both states with spin-up and spin-down are equally populated, and the current running through the semiconductor remains unpolarized. To overcome this spin conductivities mismatch [34], metal ferromagnetic source and drain were connected to silicon channel in [32] through tunnel contacts. The tunnel barrier reduces the electron flow to make the population of the spin-up/spin-down states proportional to the majority/minority electron density in the ferromagnet [35].

The demonstrated device [32] is not a real SpinFET proposed in [28] as the (back)gate only serves to turn the electric current on or off. The proposal [28] constitutes an all-electric, not magnetic way to manipulate spins by an effective gate voltage dependent spin–orbit field [36]. This spin–orbit field makes the injected spin polarization to rotate at a certain angle while the spins are propagating in the channel under the gate. As the spin–orbit field depends on the fate voltage, the angle can be controllably adjusted. In addition, The spin–orbit field depends on the electron momentum. It guarantees that all ballistically propagating spins acquire the same rotation angle [28] at the end of the channel.

To demonstrate a SpinFET one should have a semiconductor with a strong spin-orbit interaction. The spin-orbit interaction is several orders of magnitude larger in III-V semiconductors compared to the one in Si making them good candidates to build SpinFETs. However, a strong spin-orbit interaction also results in a strong spin relaxation. Therefore, a SpinFET made with III-V channels can only operate at low cryogenic temperatures. Additionally, for a successful demonstration of the gateinduced spin precession it is necessary to avoid ferromagnets in the device as they cause stray fields resulting in spurious current oscillations. An elegant solution to the problem of injecting spin-polarized electrons without using ferromagnetic contacts has recently been [37] proposed. The effective spin-orbit field [36] guarantees that the moving electrons become automatically spin-polarized. Injecting spins through a point contact biased with a normal electric field created by additional gates results in spin-polarized injection currents. Using this injection technique, the current modulation at cryogenic temperatures by means of the gate-voltage-dependent spin-orbit field was confirmed [37]. The first proof-of-concept demonstration of a SpinFET came 25 years after it was predicted [28].

Although fundamental problems and technological challenges to demonstrate the spin injection, spin propagation, spin manipulation, and spin detection in a semiconductor channel have been experimentally verified to demonstrate first prototypes of a SpinFET and a Spin-MOSFET, their characteristics and modes of operations are not very impressive. In particular, the ratio of the current difference in parallel and anti-parallel configurations to the current in a Si SpinMOSFET is only about  $10^{-5}$  [32]. To increase the ratio, both the spin injection efficiency by the source and the spin detection efficiency by the drain must

be increased, while the spin relaxation is suppressed. The injection and detection can be optimized by tuning the tunnel barrier's transparency and its spin filtering efficiency. However, even for optimal barriers on silicon the experimental efficiencies are about 15 % [38] resulting in a magnetocurrent ratio of 5 %.

The spin injection schemes still rely on the charge current. Therefore, both, the SpinFET and the SpinMOSFET, are prone to the same scaling limitations as CMOS FETs. New innovative solutions for purely electrical efficient spin injection and manipulation are urgently needed to help spin-based switches to reach maturity.

A promising avenue is to explore unique properties of novel twodimensional materials. Recently, it has been shown that both the gate voltage and the in-plane electric field in a sheet of tungsten di-selenide bonded on a sheet of bilayer graphene are capable to change the polarization of the spin current up to room temperature [39]. An alternative path is to explore devices with already large magnetoresistance.

#### 4. Emerging magnetoresistive memories

A magnetic tunnel junction (MTJ) is a sandwich made of two ferromagnetic contacts separated by a tunnel junction. The tunnel magnetoresistance ratio in MTJs can reach several hundred percent at room temperature [40]. Due to the large difference in the resistances of the parallel and anti-parallel MTJ configurations, MTJs are suitable for storing the binary data. The typical resistance of an MTJ is similar to that of a MOSFET. It makes MTJ-based magnetoresistive random access memory (MRAM) electrically compatible with CMOS circuitry without extra amplifiers to convert the spin (magnetization) degree into charge. The spin-transfer torque (STT) effect [41,42] has been shown to be perfectly suitable for the electrical data writing. Indeed, the magnetization of a free layer (FL) can be changed between the two orientations parallel and antiparallel to the magnetization of the fixed layer by passing an electric current through an MTJ.

STT-MRAM is considered as a perfect candidate for future universal memory. STT-MRAM is fast (10 ns), it possesses high endurance ( $10^{12}$ ), and it has a simple structure. It is compatible with CMOS technology and can be straightforwardly embedded in circuits [43]. STT-MRAM solutions compatible with 22 nm FinFET [44] for last level caches and 16 nm FD SOI [45] embedded MRAM technologies are available. A recent annual report [46] implies that the particular company is developing a scaled MRAM option to replace SRAM memory. At the same time, embedded MRAM is also positioned as a replacement for configuration memory.

An MRAM cell consists of several layers, including CoFeB ferromagnetic reference and free layers separated by an MgO tunnel barrier. To increase the perpendicular magnetic anisotropy, the FL, typically composed of two CoFeB layers and a thin metal buffer, is interfaced with the second MgO layer [47]. Introducing more CoFeB/MgO interfaces [48] and elongating the FL allows to boost the perpendicular anisotropy even further, while reducing the FL diameter [49].

For an accurate design of ultra-scaled MRAM cells it is paramount to evaluate the magnetization dynamics in elongated ferromagnetic layers. To compute the torques acting on the magnetization, the nonequilibrium spin accumulation must be evaluated. For this purpose, the coupled system of the spin and charge transport equations must be solved. As charge and spin transport depend on the instantaneous magnetization configuration, the torques are evaluated by solving the coupled system of transport equations and magnetization dynamics.

The ferromagnetic layers in ultra-scaled MRAM cell pillars [49] are elongated along the easy magnetic axis and cannot be approximated by two-dimensional discs. Therefore, a modern TCAD tool for designing ultra-scaled MRAM cells must solve the key equations for magnetization dynamics in three dimensions.

The FL may consist of several elongated ferromagnetic pieces separated by MgO tunnel barriers and/or normal metal buffers. The FL is separated from the fixed magnetization layer and the cupping layer by

MgO tunnel barriers. Therefore, the TCAD tool must properly evaluate the charge and spin transport through ferromagnetic layers separated by tunnel barriers and normal buffer layers to describe simultaneously the interface-like torques [41,42] and the bulk torques due to the magnetization gradients.

The magnetization dynamics in ferromagnetic layers separated by a metal layer is accurately described by the Landau-Lifshitz-Gilbert equation coupled to the charge and spin drift-diffusion transport model [50]. We have generalized the spin and charge drift-diffusion model to incorporate the tunnel barriers [51]. The method treats the interface-like torques [41,42] and the torques acting on the textured magnetization in elongated ultra-scaled FLs on equal footing. The spin and charge transport approach [51] coupled with heat flow [52] was applied [53] to double reference layer STT-MRAM [54]. The generalization allows to describe spin-orbit torques (SOT) [55] in SOT-MRAM, another highly promising emerging memory [56].

#### 5. Conclusion

A successful adoption of the electron spin in microelectronics can potentially revolutionize data processing by, e.g., introducing spin-based qubits and the use of the electron spin in digital switches. Both fields are still in the fundamental research phase, just the emerging magnetoresistive memories already employ the spin currents for their operation. MRAM is fast nonvolatile, and CMOS-compatible. Developing logic-in-memory architectures suitable for in-memory processing will inevitably improve ultralow-power electronics, Big Data analysis, automotive electronics, and the Internet of Things. The electron spin can also be expected to have an enormous impact on neuromorphic computing and artificial intelligence of things.

#### **Declaration of Competing Interest**

The authors declare that they have no known competing financial interests or personal relationships that could have appeared to influence the work reported in this paper.

## Data availability

No data was used for the research described in the article.

## Acknowledgment

Financial support by the Austrian Federal Ministry for Digital and Economic Affairs, the National Foundation for Research, Technology and Development and the Christian Doppler Research Association is gratefully acknowledged.

### References

- [1] Selberherr S. Analysis and Simulation of Semiconductor Devices. Springer; 1984.
- [2] Thompson SE, Armstrong M, Auth C, et al. A Logic Nanotechnology Featuring Strained-Silicon. IEEE Electron Device Lett 2004;25:191–3.
- [3] V. Sverdlov: Strain-Induced Effects in Advanced MOSFETs; S. Selberherr (ed) (Springer 2011).
- [4] K. Mistry, C. Allen, C. Auth, et al.: A 45nm Logic Technology with High-k+Metal Gate Transistors, Strained Silicon, 9 Cu Interconnect Layers, 193nm Dry Patterning, and 100% Pb-Free Packaging, in Proc. IEDM Conf., 2007, pp.247-250.
- [5] M. Bohr: The Evolution of Scaling from the Homogeneous Era to the Heterogeneous Era, in Proc. IEDM Conf., 2011, pp.1.1.1-1.1.6.
- [6] S. Natarajan, M. Agostinelli, S. Akbar, et al.: A 14nm Logic Technology Featuring 2nd-Generation FinFET, Air-Gapped Interconnects, Self-Aligned Double Patterning and a 0.0588 μm² SRAM Cell Size, in Proc. IEDM Conf., 2014, pp.3.7.1-3.7.3.
- [7] C. Auth, A. Aliyarukunju, M. Asoro, et al.: A 10nm High Performance and Low-Power CMOS Technology Featuring 3rd Generation FinFET Transistors, Self-Aligned Quad Patterning, Contact over Active Gate and Cobalt Local Interconnects, in Proc. IEDM Conf., 2017, pp.29.1.1-29.1.4.
- [8] R. Xie, P. Montanini, K. Akarvardar, et al.: A 7nm FinFET Technology Featuring EUV Patterning and Dual Strained High Mobility Channels, in Proc. IEDM Conf., 2016, pp.2.7.1-2.7.4.

- [9] G. Yeap, S.S. Lin, Y.M. Chen, et al.: 5nm CMOS Production Technology Platform Featuring Full-Fledged EUV, and High Mobility Channel FinFETs with Densest 0.021µm² SRAM Cells for Mobile SoC and High Performance Computing Applications, in Proc. IEDM Conf., 2019, pp.36.7-36.7.4.
- [10] M. Nedjalkov, I. Dimov, and S. Selberherr: Stochastic Approaches to Electron Transport in Micro- and Nanostructures (Birkhäuser Basel, 2021).
- [11] Esseni D, Palestri P, Selmi L. Nanoscale MOS Transistors: Semi-Classical Transport and Applications. Cambridge University Press; 2011.
- [12] Loubet N, Hook T, Montanini P, et al. Stacked Nanosheet Gate-All-Around Transistor to Enable Scaling Beyond FinFET. Proc Symp VLSI Technol 2017: T230-1
- [13] Lundstrom M. Fundamentals of Nanotransistors. World Scientific; 2017.
- [14] Johnson M. Magnetoelectronics. Elsevier; 2004.
- [15] Fabian J, Matos-Abiaguea A, Ertler C, et al. Semiconductor Spintronics. Acta Phys Slovaca 2007;57:565–907.
- [16] Jansen R. Silicon Spintronics. Nat Mater 2012;11:400-8.
- [17] Pla JJ, Tan KY, Dehollain JP, et al. A Single-Atom Electron Spin Qubit in Silicon. Nat Lett 2012;489:541–5.
- [18] Morton JJL, McCamey DR, Eriksson MA, Lyon SA. Embracing the Quantum Limit in Silicon Computing. Nature 2011;467:687–91.
- [19] Koch M, Keizer JG, Pakkiam P, et al. Spin Read-Out in Atomic Qubits in an All-Epitaxial Three-Dimensional Transistor. Nat Nanotechnol 2019;14:137–40.
- [20] Loss D, DiVincenzo DP. Quantum Computation with Quantum Dots. Phys Rev A 1998;57:120-6.
- [21] Veldhorst M, Yang CH, Hwang JCC, et al. A Two-Qubit Logic Gate in Silicon. Nature 2015;526:410–4.
- [22] Mills AR, Guinn CR, Gullan MJ, et al. Two-Qubit Silicon Quantum Processor with Operation Fidelity Exceeding 99%. Sci Adv 2022;8:eabn5130.
- [23] Zwerver AMJ, Krähenmann T, Watson TF, et al. Qubits Made by Advanced Semiconductor Manufacturing, Nat Electron 2022;5:184–90.
- [24] Li Q, Wang J-F, Yan F-F, et al. Room-Temperature Coherent Manipulation of Single-Spin Qubits in Silicon Carbide with a High Readout Contrast. National Sci Rev 2022;9:nwab122.
- [25] Mądzik MT, Asaad S, Youssry A, et al. Precision Tomography of a Three-Qubit Donor Quantum Processor in Silicon. Nature 2022;601:348–1253.
- [26] Bradley CE, Randall J, Abobeih MH, et al. A Ten-Qubit Solid-State Spin Register with Quantum Memory up to One Minute. Phys Rev 2019;9:031045.
- [27] Laucht A, Hohls F, Ubbelohde N, et al. Roadmap on Quantum Nanotechnologies. Nanotechnology 2021;32:162003.
- [28] Datta S, Das B. Electronic Analog of the Electro-Optic Modulator. Appl Phys Lett 1990;56(7):665–7.
- [29] Sugahara S, Nitta J. Spin-Transistor Electronics: An Overview and Outlook. Proc IEEE 2010;98:2124–54.
- [30] Koo HC, Jung I, Kim C. Spin-Based Complementary Logic Device using Datta-Das Transistors". IEEE Trans Electron Devices 2015:62:3056–60.
- [31] Wang G, Wang Z, Lin X, et al. Proposal for Multi-Gate Spin Field Effect Transistor. IEEE Trans Magn 2018;54:1–5.
- [32] Tahara T, Koike H, Kameno M, et al. Room-Temperature Operation of Si Spin MOSFET with High On/Off Spin Signal Ratio. Appl Phys Express 2015;8:11304.
- [33] Sverdlov V, Selberherr S. Silicon Spintronics: Progress and Challenges. Phys Rep 2015;585:1–40.
- [34] Schmidt G, Ferrand D, Molenkamp LW, et al. Fundamental Obstacle for Electrical Spin Injection from a Ferromagnetic Metal into a Diffusive Semiconductor. Phys Rev B 2000;62:R4790–3.

- [35] Rashba EI. Theory of Electrical Spin Injection: Tunnel Contacts as a Solution of the Conductivity Mismatch Problem. Phys Rev B 2000;62:R16267–70.
- [36] Bychkov Y, Rashba E. Properties of a 2D Electron Gas with Lifted Spectral Degeneracy. JETP Lett 1984;39:78.
- [37] Chuang P, Ho S-C, Smith LW, et al. All-Electric All-Semiconductor Spin Field-effect Transistors. Nat Nanotechnol 2015;10:35.
- [38] Sato S, Nakane R, Hada T, Tanaka M. Spin Injection into Silicon in Three-Terminal Vertical and Four-Terminal Lateral Devices with Fe/Mg/MgO/Si Tunnel Junctions Having an Ultrathin Mg Insertion Layer. Phys Rev B 2017;96:235204.
- [39] Ingla-Aynes J, Herling F, Fabian J, et al. Electrical Control of Valley-Zeeman Spin-Orbit-Coupling-Induced Spin Precession at Room Temperature. Phys Rev Lett 2021;127:047202.
- [40] Ikeda S, Hayakawa J, Ashizawa Y, et al. Tunneling Magnetoresistance of 604% at 300K by Suppression of Ta Diffusion in CoFeB/MgO/CoFeB Pseudo-Spin-Valves Annealed at High Temperature. Appl Phys Lett 2008;93:082508.
- [41] Slonczewski J. Current-Driven Excitation of Magnetic Multilayers. J Magn Magn Mater 1996:159:L1–7.
- [42] Berger L. Emission of Spin Waves by a Magnetic Multilayer Traversed by a Current. Phys Rev B 1996;54:9353–8.
- [43] Apalkov D, Dieny B, Slaughter JM. Magnetoresistive Random Access Memory. Proc IEEE 2016;104:1796–830.
- [44] J. G. Alzate, U. Arslan, P. Bai, J. Brockman, Y. J. Chen, et al.: 2Mb Array-Level Demonstration of STT-MRAM Process and Performance towards L4 Cache Applications, in Proc. IEDM Conf., 2019, pp.2.4.1–2.4.4.
- [45] Y.-D. Chih, C.-C. Chou, Y.-C. Shih, et al.: Design Challenges and Solutions of Emerging Nonvolatile Memory for Embedded Applications, in Proc. IEDM Conf., 2021, pp.2.4.1–2.4.4.
- [46] https://investor.tsmc.com/static/annualReports/2021/english/pdf/e\_all.pdf, p.093.
- [47] Sato H, Yamanouchi M, Ikeda S, et al. MgO/CoFeB/Ta/CoFeB/MgO Recording Structure in Magnetic Tunnel Junctions with Perpendicular Easy Axis. IEEE Trans Magn 2013;49:4437–40.
- [48] Nishioka K, Honjo H, Ikeda S, et al. Novel Quad Interface MTJ Technology and its First Demonstration with High Thermal Stability and Switching Efficiency for STTMRAM beyond 2Xnm. In: Symposium on VLSI Technology; 2019. T120–1.
- [49] B. Jinnai, J. Igarashi, K. Watanabe, et al.: High-Performance Shape-Anisotropy Magnetic Tunnel Junctions down to 2.3 nm, in Proc. IEDM Conf., 2020, pp.24.6.1–24.6.4.
- [50] Abert C, Ruggeri M, Bruckner F, et al. A Self-Consistent Spin-Diffusion Model for Micromagnetics. Sci Rep 2016;6:16.
- [51] S. Fiorentini, J. Ender, R. Orio, et al.: Comprehensive Evaluation of Torques in Ultra Scaled MRAM Devices, in 2022 SISPAD, accepted.
- [52] T. Hadamek, W. Goes, S. Selberherr, et al.: Modeling Thermal Effects in STT-MRAM, in 2022 SISPAD, accepted.
- [53] W. Loch, S. Fiorentini, N.P. Jorstad, et al.: Double Reference Layer STT-MRAM Structures with Improved Performance, Solid-State Electronics 194, 108335-1—4 (2022).
- [54] G. Hu, G. Lauer, J. Z. Sun, et al.: 2x Reduction of STT-MRAM Switching Current Using Double Spin-Torque Magnetic Tunnel Junction, in Proc. IEDM Conf., 2021, pp.43-46.
- [55] N.P. Jorstad, S. Fiorentini, W. Loch, et al.: Finite Element Modeling of Spin-Orbit Torques, Solid-State Electronics 194, 108323-1—4 (2022).
- [56] Shao Q, Li P, Liu L, et al. Roadmap of Spin-Orbit Torques. IEEE Trans Magn 2021; 57:800439.