# Accurate Temperature Drift model of MOSFETs Mobility for Analog Circuits

Kazufumi Watanabe, Tatsufumi Hamada, Koji Kotani, Akinobu Teramoto<sup>\*</sup>, Shigetoshi Sugawa, and Tadahiro Ohmi<sup>\*</sup>

Graduate School of Engineering, Tohoku University, \*New Industry Creation Hatchery Center, Tohoku University. Aza-Aoba 10, Aramaki, Aoba-ku, Sendai 980-8579, Japan, (Phone: +81-22-217-3977 / Fax: +81-22-217-3986). Email:k-watanabe@fff.niche.tohoku.ac.jp

#### Abstract

An accurate compact MOSFETs model that can deal with effects of temperature drift is prerequisite for analog circuit design. Although the mobility behavior at high vertical field region is important for simulating analog circuits, however current physics based models neglect the temperature dependence of that at this region. In this paper, a new mobility model at high vertical field region is proposed. The developed model can capture the mobility behavior for different surface orientations, since this model is based on the essential physics. The model accuracy is verified by the experimental data.

### 1 Introduction

Aggressive developments of integration technologies make it possible to integrate many MOSFETs and devices on one chip. To realize many functions on a chip, these integration technologies are aggressively applied. Consequently, the complex system that had been configured by many chips in the past is realized on a single chip [1][2]. This chip is, in general, called as "System on a Chip (SoC)". The components of SoC can roughly be divided into two parts, which are digital and analog circuit parts. The analog circuit parts have the sensitive characteristics to noise, environment temperature and so on. Thus, the accurate MOSFET model that can predict these characteristics at any situation is required to design a SoC chip. Especially, the temperature drift of MOSFETs characteristics due to chip heating is one of the serious problems in designing SoC. However, the accurate model that can predict temperature drift had not been reported and implemented in SPICE model.

In addition, the MOSFETs fabricated on Si(110) surface attract much attention due to the possibility of realizing a balanced CMOS using high mobility of pMOSFETs and low Flicker noise [3]. The model should have the adaptability for the MOSFETs fabricated on (110) surface.

In this paper, we have developed the temperature drift model of MOSFETs based on the physics. To analyze the carrier scattering, we applied a Monte-Carlo simulator in many particle system.

The accuracy of the developed model is verified by the experimental data. The description of the developed model is compact as well as can capture the MOSFET behavior at any temperature although surface orientation had changed.

#### 2 Simulation Methods

The mobility behavior of MOSFETs is the hart of describing I-V characteristics. The mobility can be classified into three parts, which are the Coulomb, Phonon and Surface-Roughness scattering [4-6]. Especially, the mobility at the high vertical field region (high  $E_{eff}$ ) is very important to design analog circuits. In this paper, we focus on the modeling of surface-roughness (SR) scattering since the SR scattering is dominant in high  $E_{eff}$  region. The following equation shows a model equation of general SR mobility.

$$\mu_{sr} = \frac{\mu_{sr0}}{E_{eff}^{2.0}} \tag{1}$$

A SR scattering does not have temperature dependency in conventional model, meanwhile the temperature dependency has been observed recently [6]. We applied a Monte-Carlo simulator to clarify the scattering mechanism at high  $E_{\rm eff}$  region. The scattering processes are summarized in Table-I.

Table-I. Details of phonon scatterings. This condition is used to simulate the scattering processes in Monte-Carlo simulator.

| <i>l</i> odel | Process | Phonon Energy<br>[meV] | Deformation<br>Potential<br>[x10 <sup>8</sup> eV/cm] | Mode      |
|---------------|---------|------------------------|------------------------------------------------------|-----------|
|               | f-proc. | 19.0 (220.6K)          | 0.3                                                  | TA-Phonon |
|               | f-proc. | 47.5 (551.4K)          | 2.0                                                  | LA-Phonon |
|               | f-proc. | 59.1 (686.1K)          | 2.0                                                  | TO-Phonon |
|               | g-proc. | 12.1 (140.5K)          | 0.5                                                  | TA-Phonon |
|               | g-proc. | 18.6 (215.9K)          | 0.8                                                  | LA-Phonon |
|               | g-proc. | 62.2 (722.1K)          | 19.2                                                 | LO-Phonon |

### 3 Simulation Results and Modeling of Scattering Process

Figure 1 shows the simulation result about valley-I & II, and valley-III occupations of electrons at certain temperature.



Figure 1 The calculated and simulated results at a given temperature. The developed model can capture the simulation results.

Where, the f-process through LA- and TO modes, and g-process through LO-mode are dominant from the simulaton result. we modeled this scattering process.

$$P_{III} = P_{III}^{0} + \overline{a}_{del} \cdot \exp(-\beta / T_{TA})$$

$$\beta = \frac{q}{k_{B}T_{latt}}, \quad \overline{a}_{del} = \frac{1.0}{N} \sum_{i=1}^{N} \frac{\partial \left|\langle k^{'} | H_{i}^{'} | k \rangle\right|^{3}}{\partial T_{latt}} \cdot T_{latt}$$

$$(2)$$

Where,  $T_{latt}$  is a lattice temperature, and  $P_{III}$  is a valley-III occupation of electrons at given temperature.  $T_{TA}$  is phonon energy of TA-mode (220.6[K]). *H*' is a Hamiltonian of phonon scatterings, and *k* is a wave number of carriers. The developed model well fits the Monte-Carlo simulation result.

#### 4 Mobility Model and Simulation Results

We modeled the  $\mu_{sr}$  based on the developed physical model described in section 3. The following equation shows the developed model.

$$\mu_{sr} = \frac{1.0}{S(k')} \frac{1.0}{E_{eff}^{2.0}} Z_{scatt} \cdot \left(\frac{T_{opt} - T_e}{T_{opt}}\right)$$

$$= \frac{\mu_{sr0}}{E_{eff}^{2.0}} \left(1.0 - \frac{T_e}{T_{opt}}\right) = \frac{\mu_{sr0}}{E_{eff}^{2.0}} \left(1.0 - \frac{\alpha \cdot T_{latt}^{2/3}}{T_{opt}(T_{latt})}\right)$$

$$\mu_{sr0}' = \frac{Z_{scatt}}{S(k')}, T_{opt} = (1.0 - P_{III})T_{op,av}, T_{op,av} = \frac{551.4 + 686.1}{2.0}$$
(3)

Where,  $Z_{scatt}$  is the physical coefficient, and  $\alpha$  is the model. SR spectrum density is, in general, determined by AFM measurement, so S(k') is not a model parameter. Figure 2(a)(b) shows the comparison results of the simulated and experimental data about  $\mu_{sr0}$  on (100) and on (110) surface, respectively.



Figure 2 The comparison result of the simulated data to experimental data at given temperature on (100) surface. The developed model fit to the experimental data.

Additionally, we show the mobility bahavior on (100) and (110) surface at 500K in Figure 3(a) and (b), respectively. The developed model can caputeure the experimental data although the surface orientation had changed.



Figure 3 The comparison result on mobility behavior. The dots and line show the experimental data and simulated data using the developed model.

### 5 Conclusion

A compact mobility model of MOSFETs was developed based on the physics. The developed model can capture the mobility behavior at any temperature although the surface orientation has changed. This is because, based on the physics, the model equation is unified to any surface orientation. This model is key technology for designing SoC using the MOSFETs on any surface orientation.

## References

- D. Su, M. Zargari, P. Yue, S. Rabii, D. Weber, B. Kaczynski, S. Mebta, K. Singh, S. Mendis, B. Wooley, "A 5GHz CMOS transceiver for IEEE 802.11a wireless LAN", ISSCC Dig. Tech., pp.70-74, 2002.
- [2] P.T. M. van Zeijl, J-W. Eikenbroek ,P.-P. Vervoort, S. Setty, J. Tangenberg, G. Shipton, E. Kooistra, I. Keekstra, D. Belot, "A Bluetooth radio in 0.18 μm CMOS", ISSCC Dig. Tech., pp.86-89, 2002.
- [3] A. Teramoto, T. Hamada, T H. Akahori, K. Nii, T. Suwa, K. Kotani, M. Hirayama, M, S.Sugawa, T. Ohmi, "Low noise balanced-CMOS on Si(110) surface for analog/digital mixed signal circuits", IEDM Tech. Dig., pp.801-803, 2003.
- [4] S. Takagi, A. Toriumi, A. M. Iwase, H. Tango, "On the universality of inversion layer mobility in Si MOSFET's: Part I-effects of substrate impurity concentration", IEEE Trans, Vol. ED-41, pp. 2357 – 2362, 1994.
- [5] HiSIM User's Guide.
- [6] G. Mazzoni, A. Lacaita, L. M. Perron, A. Pirovano, "On surface roughness-limited mobility in highly doped n-MOSFET's", JEEE Trans, Vol. ED-46, pp. 1423 - 1428, 1999.